# APW7137



1MHz, High Efficiency, Step-Up Converter with Internal FET Switch

### **Features**

- Wide 2.5V to 6V Input Voltage Range
- Built-in 0.6Ω N-Channel MOSFET
- Built-in Soft-Start
- High Efficiency up to 90%
- <1µA Quiescent Current During Shutdown
- Current-Mode Operation
  - Stable with Ceramic Output Capacitors
  - Fast Transient Response
- Current-Limit Protection
- Over-Temperature Protection with Hysteresis
- Available in a Tiny 5-Pin SOT-23 Package
- Lead Free and Green Devices Available
  (RoHS Compliant)

### Applications

- Cell Phone and Smart Phone
- PDA, PMP, MP3
- Digital Camera
- Boost Regulators

# **Pin Configuration**



### **General Description**

The APW7137 is a fixed switching frequency (1MHz typical), current-mode, step-up regulator with an integrated N-channel MOSFET. The device allows the usage of small inductors and output capacitors for portable devices. The current-mode control scheme provides fast transient response and good output voltage accuracy. The APW7137 includes under-voltage lockout, current limit, and over-temperature shutdown preventing damage in the event of an output overload.



# **Simplified Application Circuit**



ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.

APW7137



## **Ordering and Marking Information**



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020C for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

### Absolute Maximum Ratings (Note 1)

| Symbol           | Parameter                                      | Rating                  | Unit |
|------------------|------------------------------------------------|-------------------------|------|
| V <sub>IN</sub>  | VIN Pin to GND                                 | -0.3 to 7               | V    |
| $V_{LX}$         | LX Pin to GND                                  | -0.3 to 36              | V    |
| $V_{\text{EN}}$  | EN Pin to GND                                  | -0.3 to $V_{\text{IN}}$ | V    |
| TJ               | Maximum Junction Temperature                   | 150                     | °C   |
| T <sub>STG</sub> | Storage Temperature Range                      | -65 to 150              | °C   |
| T <sub>SDR</sub> | Maximum Lead Soldering Temperature, 10 Seconds | 260                     | °C   |

Note 1: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Thermal Characteristics**

| Symbol        | Parameter                                                   | Typical Value | Unit |
|---------------|-------------------------------------------------------------|---------------|------|
| $\theta_{JA}$ | Junction to Ambient Thermal Resistance (Note 2)<br>SOT-23-5 | 260           | °C/W |

Note 2:  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. The exposed pad of package is soldered directly on the PCB.

### **Recommended Operating Conditions (Note 3)**

| Symbol           | Parameter                | Range                | Unit |
|------------------|--------------------------|----------------------|------|
| V <sub>IN</sub>  | VIN Input Voltage        | 2.5 ~ 6              | V    |
| V <sub>LX</sub>  | LX to GND Voltage        | -0.3 ~ 32            | V    |
| V <sub>OUT</sub> | Converter Output Voltage | V <sub>IN</sub> ~ 30 | V    |
| C <sub>IN</sub>  | Input Capacitor          | 2.2 ~                | μF   |
| Cout             | Output Capacitor         | 2.2 ~                | μF   |
| T <sub>A</sub>   | Ambient Temperature      | -40 ~ 85             | °C   |
| TJ               | Junction Temperature     | -40 ~ 125            | °C   |

Note 3: Refer to the application circuit for further information



## **Electrical Characteristics**

Refer to the typical application circuits. These specifications apply over  $V_{IN}$  = 3.6V,  $I_{OUT}$  = 0mA,  $T_A$  = -40°C to 85°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C.

| Symbol           | Parameter                                          | Test Conditions                                           |       | APW713 | 7     | Unit |
|------------------|----------------------------------------------------|-----------------------------------------------------------|-------|--------|-------|------|
| Symbol           | Parameter                                          | Test Conditions                                           | Min.  | Тур.   | Max.  | Unit |
| SUPPLY           | /OLTAGE AND CURRENT                                | ·                                                         |       |        |       | •    |
| V <sub>IN</sub>  | Input Voltage Range                                | T <sub>A</sub> = -40 ~ 85°C, T <sub>J</sub> = -40 ~ 125°C | 2.5   | -      | 6     | V    |
| I <sub>DD</sub>  |                                                    | V <sub>FB</sub> = 1.0V, switching                         | -     | 1      | 2     | mA   |
| I <sub>SD</sub>  | Input DC Bias Current                              | EN = GND                                                  | -     | 0.1    | 1     | Α    |
| UNDER-V          | OLTAGE LOCKOUT                                     | -                                                         | •     |        |       |      |
|                  | UVLO Threshold Voltage                             | V <sub>IN</sub> Rising                                    | 2.0   | 2.2    | 2.4   | V    |
|                  | UVLO Hysteresis Voltage                            |                                                           | 50    | 100    | 150   | mV   |
| REFEREN          | ICE AND OUTPUT VOLTAGES                            |                                                           | •     |        |       |      |
|                  | Degulated Feedback Velters                         | T <sub>A</sub> = 25°C                                     | 1.212 | 1.23   | 1.248 | v    |
| $V_{REF}$        | Regulated Feedback Voltage                         | T <sub>A</sub> = -40 ~ 85°C                               | 1.205 | -      | 1.255 | ľ    |
| I <sub>FB</sub>  | FB Input Current                                   |                                                           | -50   | -      | 50    | nA   |
| INTERNA          | L POWER SWITCH                                     |                                                           |       |        | •     |      |
| $F_{sw}$         | Switching Frequency                                | V <sub>FB</sub> =1.1V                                     | 0.8   | 1.0    | 1.2   | MHz  |
| R <sub>on</sub>  | Power Switch On Resistance                         |                                                           | -     | 0.6    | -     | Ω    |
| I <sub>LIM</sub> | Power Switch Current Limit                         |                                                           | 1     | 1.3    | 1.6   | Α    |
|                  | LX Leakage Current                                 | $V_{EN}=0V$ , $V_{LX}=0V$ or 5V, $V_{IN}=5V$              | -1    | -      | 1     | Α    |
| D <sub>MAX</sub> | LX Maximum Duty Cycle                              |                                                           | 92    | 95     | 98    | %    |
| SOFT-ST          | ART AND SHUTDOWN                                   | -                                                         | •     |        |       |      |
| Tss              | Soft-Start Duration (Note 4)                       |                                                           | -     | 2      | 3     | ms   |
| $V_{\text{TEN}}$ | EN Voltage Threshold                               | V <sub>EN</sub> Rising                                    | 0.4   | 0.7    | 1     | V    |
|                  | EN Voltage Hysteresis                              |                                                           | -     | 0.1    | -     | V    |
| I <sub>LEN</sub> | EN Leakage Current                                 | V <sub>EN</sub> =5V, V <sub>IN</sub> = 5V                 | -1    | ±0.5   | 1     | Α    |
| OVER-TE          | MPERATURE PROTECTION                               | -                                                         |       |        | ļ     |      |
| T <sub>OTP</sub> | Over-Temperature Protection (Note 4)               | T <sub>J</sub> Rising                                     | -     | 150    | -     | °C   |
|                  | Over-Temperature Protection<br>Hysteresis (Note 4) |                                                           | -     | 40     | -     | °C   |
|                  |                                                    | •                                                         |       |        |       | -    |

Note 4: Guaranteed by design, not production tested.

# **APW7137**



125

100

75

5

5.5

6

## **Typical Operating Characteristics**

(Refer to Fig 1. in the section "Typical Application Circuits", V<sub>IN</sub>=3.6V, T<sub>A</sub>=25°C, unless otherwise specified)



Copyright © ANPEC Electronics Corp. Rev. A.4 - Oct., 2008

100

75

125



# **Typical Operating Characteristics (Cont.)**

(Refer to Fig 1. in the section "Typical Application Circuits",  $V_{IN}$ =3.6V,  $T_A$ =25°C, unless otherwise specified)





#### Output Voltage vs. Supply Voltage





### **Operating Waveforms**

(Refer to Fig 1. in the section "Typical Application Circuits",  $V_{IN}$ =3.6V,  $T_A$ =25°C, unless otherwise specified)



 $\begin{array}{l} \text{CH1: } \text{V}_{\text{EN}}, \ 1\text{V/Div, DC} \\ \text{CH2: } \text{V}_{\text{OUT}}, \ 5\text{V/Div, DC} \\ \text{CH3: } \text{I}_{\text{IN}}, \ 100\text{mA/Div, DC} \\ \text{Time: } 0.5\text{ms/Div} \end{array}$ 



 $\begin{array}{l} \text{CH1: } \text{V}_{\text{EN}}, \ 1\text{V/Div, DC} \\ \text{CH2: } \text{V}_{\text{OUT}}, \ 5\text{V/Div, DC} \\ \text{CH3: } \text{I}_{\text{IN}}, \ 100\text{mA/Div, DC} \\ \text{Time: } 0.5\text{ms/Div} \end{array}$ 



 $\label{eq:chi} \begin{array}{l} \mbox{CH1: } V_{LX}, \ 10 \mbox{V/Div, DC} \\ \mbox{CH2: } V_{OUT}, \ 50 \mbox{V/Div, AC} \\ \mbox{CH3: } I_L, \ 100 \mbox{MA/Div, DC} \\ \mbox{Time: } 1 \mbox{µs/Div} \end{array}$ 

Normal Operation



 $<sup>\</sup>begin{array}{l} \text{CH1: } V_{\text{LX}}, \ 10\text{V/Div, DC} \\ \text{CH2: } V_{\text{OUT}}, \ 50\text{mV/Div, AC} \\ \text{CH3: } I_{\text{L}}, \ 100\text{mA/Div, DC} \\ \text{Time: } 1\mu\text{s/Div} \end{array}$ 



## **Operating Waveforms (Cont.)**

(Refer to Fig 1. in the section "Typical Application Circuits",  $V_{IN}$ =3.6V,  $T_A$ =25°C, unless otherwise specified)



CH1:  $V_{OUT}$ , 200mV/Div, AC CH2:  $I_{OUT}$ , 50mA/Div, DC Time: 0.2ms/Div



#### Load Transient Response



Load Transient Response

#### CH1: V<sub>OUT</sub>, 200mV/Div, AC CH2: I<sub>OUT</sub>, 50mA/Div, DC Time: 0.2ms/Div





CH1: V<sub>OUT</sub>, 200mV/Div, AC CH2: I<sub>OUT</sub>, 50mA/Div, DC Time: 0.5ms/Div

CH1:  $V_{OUT}$ , 200mV/Div, AC CH2:  $I_{OUT}$ , 50mA/Div, DC Time: 0.5ms/Div



### **Operating Waveforms (Cont.)**

(Refer to Fig 1. in the section "Typical Application Circuits",  $V_{IN}$ =3.6V,  $T_A$ =25°C, unless otherwise specified)



CH1:  $V_{OUT}$ , 200mV/Div, AC CH2:  $I_{OUT}$ , 50mA/Div, DC Time: 0.1ms/Div



CH1:  $V_{OUT}$ , 200mV/Div, AC CH2:  $I_{OUT}$ , 50mA/Div, DC Time: 0.1ms/Div



#### Load Transient Response

CH1:  $V_{OUT}$ , 200mV/Div, AC CH2:  $I_{OUT}$ , 50mA/Div, DC Time: 0.1ms/Div

#### Load Transient Response



CH1:  $V_{OUT}$ , 200mV/Div, AC CH2:  $I_{OUT}$ , 50mA/Div, DC Time: 0.1ms/Div



## **Operating Waveforms (Cont.)**

(Refer to Fig 1. in the section "Typical Application Circuits",  $V_{IN}$ =3.6V,  $T_A$ =25°C, unless otherwise specified)



CH1:  $V_{IN}$ , 1V/Div, DC CH2:  $V_{OUT}$ , 0.2/Div, AC Time: 0.2ms/Div

#### Line Transient Response



CH1:  $V_{IN}$ , 1V/Div, DC CH2:  $V_{OUT}$ , 0.2/Div, AC Time: 0.2ms/Div



# **Pin Description**

| PIN. |      | FUNCTION                                                                                                                                                                                                                            |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO   | NAME | FUNCTION                                                                                                                                                                                                                            |
| 1    | LX   | Switch pin. Connect this pin to inductor/diode here.                                                                                                                                                                                |
| 2    | GND  | Power and signal ground pin.                                                                                                                                                                                                        |
| 3    | FB   | Feedback Input. The device senses feedback voltage via FB and regulate the voltage at 1.23V. Connecting FB with a resistor-divider from the output that sets the output voltage in the range from $V_{\text{IN}}$ to 30V.           |
| 4    | EN   | Enable Control Input. Forcing this pin above 1.0V enables the device. Forcing this pin below 0.4V to shut it down. In shutdown, all functions are disabled to decrease the supply current below 1 A. Do not left this pin floating. |
| 5    | VIN  | Main Supply Pin. Must be closely decoupled to GND with a 2.2 F or greater ceramic capacitor.                                                                                                                                        |

## **Block Diagram**





## **Typical Application Circuits**



Copyright © ANPEC Electronics Corp. Rev. A.4 - Oct., 2008 www.anpec.com.tw



## **Function Description**

### Main Control Loop

The APW7137 is a constant frequency and current-mode switching regulator. In normal operation, the internal N-channel power MOSFET is turned on each cycle when the oscillator sets an internal RS latch, and then turned off when an internal comparator (ICMP) resets the latch. The peak inductor current at which ICMP resets the RS latch is controlled by the voltage on the COMP node which is the output of the error amplifier (EAMP). An external resistive divider connected between  $V_{out}$  and ground allows the EAMP to receive an output feedback voltage  $V_{FB}$  at FB pin. When the load current increases, it causes a slightly to decrease in  $V_{FB}$  associated with the 1.23V reference, which in turn, it causes the COMP voltage to increase until the average inductor current matches the new load current.

### VIN Under-Voltage Lockout (UVLO)

The Under-Voltage Lockout (UVLO) circuit compares the input voltage at VIN with the UVLO threshold to ensure the input voltage is high enough for reliable operation. The 100mV (typ) hysteresis prevents supply transients from causing a restart. Once the input voltage exceeds the UVLO rising threshold, startup begins. When the input voltage falls below the UVLO falling threshold, the controller turns off the converter.

### Soft-Start

The APW7137 has a built-in soft-start to control the output voltage rise during start-up. During soft-start, an internal ramp voltage, connected to the one of the positive inputs of the error amplifier, raises up to replace the reference voltage (1.23V typical) until the ramp voltage reaches the reference voltage.

### **Current-Limit Protection**

The APW7137 monitors the inductor current, flows through the N-channel MOSFET, and limits the current peak at current-limit level to prevent loads and the APW7137 from damaging during overload or short-circuit conditions.

### **Over-Temperature Protection (OTP)**

The over-temperature circuit limits the junction temperature of the APW7137. When the junction temperature exceeds 150°C, a thermal sensor turns off the power MOSFET allowing the devices to cool. The thermal sensor allows the converters to start a soft-start process and regulates the output voltage again after the junction temperature cools by 40°C. The OTP is designed with a 40°C hysteresis to lower the average Junction Temperature  $(T_{,j})$  during continuous thermal overload conditions increasing the lifetime of the device.

### Enable/Shutdown

Driving EN to the ground places the APW7137 in shutdown mode. When in shutdown, the internal power MOSFET turns off, all internal circuitry shuts down, and the quiescent supply current reduces to 1 A maximum.



### **Application Information**

#### Input Capacitor Selection

The input capacitor  $(C_{IN})$  reduces the ripple of the input current drawn from the input supply and reduces noise injection into the IC. The reflected ripple voltage will be smaller when an input capacitor with larger capacitance is used. For reliable operation, it is recommended to select the capacitor with maximum voltage rating at least 1.2 times of the maximum input voltage. The capacitors should be placed close to the VIN and the GND.

#### **Inductor Selection**

Selecting an inductor with low dc resistance reduces conduction losses and achieves high efficiency. The efficiency is moderated whilst using small chip inductor which operates with higher inductor core losses. Therefore, it is necessary to take further consideration while choosing an adequate inductor. Mainly, the inductor value determines the inductor ripple current: larger inductor value results in smaller inductor ripple current and lower conduction losses of the converter. However, larger inductor value generates slower load transient response. A reasonable design rule is to set the ripple current,  $\Delta I_L$ , to be 30% to 50% of the maximum average inductor current,  $I_{L(AVG)}$ . The inductor value can be obtained as below,

$$L \ge \left(\frac{V_{\text{IN}}}{V_{\text{OUT}}}\right)^{2} \quad \frac{V_{\text{OUT}} - V_{\text{IN}}}{F_{\text{SW}} \cdot I_{\text{OUT}(\text{MAX})}} \quad \frac{\eta}{\left(\frac{\Delta I_{\text{L}}}{I_{\text{L}(\text{AVG})}}\right)}$$

where

 $V_{IN}$  = input voltage

 $V_{OUT}$  = output voltage

 $F_{sw}$  = switching frequency in MHz

I<sub>out</sub> = maximum output current in amp.

 $\eta = Efficiency$ 

$$\Delta I_L / I_{L(AVG)} =$$
 inductor ripple current/average current  
(0.3 to 0.5 typical)

To avoid the saturation of the inductor, the inductor should be rated at least for the maximum input current of the converter plus the inductor ripple current. The maximum input current is calculated as below:

$$I_{\text{IN(MAX)}} = \frac{I_{\text{OUT(MAX)}} \cdot V_{\text{OUT}}}{V_{\text{IN}} \cdot \eta}$$

The peak inductor current is calculated as the following equation:

$$I_{PEAK} = I_{IN(MAX)} + \frac{1}{2} \cdot \frac{V_{IN} \cdot (V_{OUT} - V_{IN})}{V_{OUT} \cdot L \cdot F_{SW}}$$



#### **Output Capacitor Selection**

The current-mode control scheme of the APW7137 allows the usage of tiny ceramic capacitors. The higher capacitor value provides good load transients response. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. If required, tantalum capacitors may be used as well. The output ripple is the sum of the voltages across the ESR and the ideal output capacitor.

$$\Delta V_{\text{OUT}} = \Delta V_{\text{ESR}} + \Delta V_{\text{COUT}}$$
$$\Delta V_{\text{COUT}} \approx \frac{I_{\text{OUT}}}{C_{\text{OUT}}} \cdot \left(\frac{V_{\text{OUT}} - V_{\text{IN}}}{V_{\text{OUT}} \cdot F_{\text{SW}}}\right)$$

 $\Delta V_{ESR} \approx I_{PEAK} \cdot R_{ESR}$  where  $I_{_{PEAK}}$  is the peak inductor current.



# **Application Information (Cont.)**

#### **Output Capacitor Selection (Cont.)**

For ceramic capacitor application, the output voltage ripple is dominated by the  $\Delta V_{\text{COUT}}$ . When choosing the input and output ceramic capacitors, the X5R or X7R with their good temperature and voltage characteristics are recommended.

#### **Output Voltage Setting**

The output voltage is set by a resistive divider. The external resistive divider is connected to the output which allows remote voltage sensing as shown in "Typical Application Circuits". A suggestion of the maximum value of R1 is  $2M\Omega$  and R2 is  $200k\Omega$  for keeping the minimum current that provides enough noise rejection ability through the resistor divider. The output voltage can be calculated as below:

$$V_{OUT} = V_{REF} \cdot \left(1 + \frac{R1}{R2}\right) = 1.23 \left(1 + \frac{R1}{R2}\right)$$

#### **Diode Selection**

To achieve the high efficiency, a Schottky diode must be used. The current rating of the diode must meet the peak current rating of the converter.

#### Layout Consideration

For all switching power supplies, the layout is an important step in the design especially at high peak currents and switching frequencies. If the layout is not carefully done, the regulator might show noise problems and duty cycle jitter.

- 1. The input capacitor should be placed close to the VIN and the GND without any via holes for good input voltage filtering.
- To minimize copper trace connections that can inject noise into the system, the inductor should be placed as close as possible to the LX pin to minimize the noise coupling into other circuits.
- 3. Since the feedback pin and network is a high impedance circuit the feedback network should be routed away from the inductor. The feedback pin and feedback network should be shielded with a ground plane or trace to minimize noise coupling into this circuit.
- 4. A star ground connection or ground plane minimizes ground shifts and noise is recommended.



Optimized APW7137 Layout



### **Package Information**

SOT-23-5



| Ş       |          | SC    | )T-23-5 |       |
|---------|----------|-------|---------|-------|
| SY MBOL | MILLIM   | ETERS | INC     | HES   |
| 2       | MIN.     | MAX.  | MIN.    | MAX.  |
| Α       |          | 1.45  |         | 0.057 |
| A1      | 0.00     | 0.15  | 0.000   | 0.006 |
| A2      | 0.90     | 1.30  | 0.035   | 0.051 |
| b       | 0.30     | 0.50  | 0.012   | 0.020 |
| с       | 0.08     | 0.22  | 0.003   | 0.009 |
| D       | 2.70     | 3.10  | 0.106   | 0.122 |
| E       | 2.60     | 3.00  | 0.102   | 0.118 |
| E1      | 1.40     | 1.80  | 0.055   | 0.071 |
| е       | 0.95     | BSC   | 0.03    | 7 BSC |
| e1      | 1.90 BSC |       | 0.07    | 5 BSC |
| L       | 0.30     | 0.60  | 0.012   | 0.024 |
| θ       | 0°       | 8°    | 0°      | 8°    |

Note : 1. Follow JEDEC TO-178 AA.

 Dimension D and E1 do not include mold flash, protrusions or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 10 mil per side.



# **Carrier Tape & Reel Dimensions**



| Application | Α                   | Н         | T1                | С                  | d        | D                 | W          | E1         | F          |
|-------------|---------------------|-----------|-------------------|--------------------|----------|-------------------|------------|------------|------------|
|             | 178.0 <i>±</i> 2.00 | 50 MIN.   | 8.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 8.0±0.30   | 1.75 ±0.10 | 3.5±0.05   |
| SOT-23-5    | P0                  | P1        | P2                | D0                 | D1       | Т                 | A0         | B0         | K0         |
|             | 4.0 ±0.10           | 4.0 ±0.10 | 2.0 ±0.05         | 1.5+0.10<br>-0.00  | 1.0 MIN. | 0.6+0.00<br>-0.40 | 3.20 ±0.20 | 3.10 ±0.20 | 1.50 ±0.20 |

(mm)

## **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| SOT-23-5     | Tape & Reel | 3000     |



# **Taping Direction Information**

SOT-23-5



### Reflow Condition (IR/Convection or VPR Reflow)



### **Reliability Test Program**

| Test item     | Method              | Description                   |
|---------------|---------------------|-------------------------------|
| SOLDERABILITY | MIL-STD-883D-2003   | 245°C, 5 sec                  |
| HOLT          | MIL-STD-883D-1005.7 | 1000 Hrs Bias @125°C          |
| PCT           | JESD-22-B, A102     | 168 Hrs, 100%RH, 121°C        |
| TST           | MIL-STD-883D-1011.9 | -65°C~150°C, 200 Cycles       |
| ESD           | MIL-STD-883D-3015.7 | VHBM > 2KV, VMM > 200V        |
| Latch-Up      | JESD 78             | 10ms, 1 <sub>tr</sub> > 100mA |



## **Classification Reflow Profiles**

| Profile Feature                                                                               | Sn-Pb Eutectic Assembly          | Pb-Free Assembly                 |
|-----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------|
| Average ramp-up rate $(T_L \text{ to } T_P)$                                                  | 3°C/second max.                  | 3°C/second max.                  |
| Preheat<br>- Temperature Min (Tsmin)<br>- Temperature Max (Tsmax)<br>- Time (min to max) (ts) | 100°C<br>150°C<br>60-120 seconds | 150°C<br>200°C<br>60-180 seconds |
| Time maintained above:<br>- Temperature (T <sub>L</sub> )<br>- Time (t <sub>L</sub> )         | 183°C<br>60-150 seconds          | 217°C<br>60-150 seconds          |
| Peak/Classification Temperature (Tp)                                                          | See table 1                      | See table 2                      |
| Time within 5°C of actual<br>Peak Temperature (tp)                                            | 10-30 seconds                    | 20-40 seconds                    |
| Ramp-down Rate                                                                                | 6°C/second max.                  | 6°C/second max.                  |
| Time 25°C to Peak Temperature                                                                 | 6 minutes max.                   | 8 minutes max.                   |

Note: All temperatures refer to topside of the package. Measured on the body surface.

Table 1. SnPb Eutectic Process - Package Peak Reflow Temperatures

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>≥350 |
|-------------------|--------------------------------|--------------------------------|
| <2.5 mm           | 240 +0/-5°C                    | 225 +0/-5°C                    |
| ≥2.5 mm           | 225 +0/-5°C                    | 225 +0/-5°C                    |

Table 2. Pb-free Process – Package Classification Reflow Temperatures

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |
|-------------------|--------------------------------|------------------------------------|---------------------------------|
| <1.6 mm           | 260 +0°C*                      | 260 +0°C*                          | 260 +0°C*                       |
| 1.6 mm – 2.5 mm   | 260 +0°C*                      | 250 +0°C*                          | 245 +0°C*                       |
| ≥2.5 mm           | 250 +0°C*                      | 245 +0°C*                          | 245 +0°C*                       |

Tolerance: The device manufacturer/supplier **shall** assure process compatibility up to and including the stated classification temperature (this means Peak reflow temperature +0°C. For example 260°C+0°C) at the rated MSL level.

### **Customer Service**

### Anpec Electronics Corp.

Head Office :

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel : 886-3-5642000 Fax : 886-3-5642050

Taipei Branch :

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan Tel : 886-2-2910-3838 Fax : 886-2-2917-3838